AD9559/PCBZ,AD9559 的評估板是一款低環(huán)路帶寬
時(shí)鐘乘法器,可為許多系統(tǒng)(包括同步
光纖網(wǎng)絡(luò) (SONET/SDH))提供抖動清除和同步。 AD9559 生成兩個(gè)完全獨(dú)立的輸出時(shí)鐘,這些時(shí)鐘與多達(dá)四個(gè)外部輸入?yún)⒖纪?。?shù)字 PLL 可以減少與外部參考相關(guān)的輸入時(shí)間抖動或
相位噪聲。即使所有參考輸入均出現(xiàn)故障,AD9559 的數(shù)控環(huán)路和保持
電路也會持續(xù)生成低抖動輸出時(shí)鐘
說明
-
AD9559/PCBZ, Evaluation Board for the AD9559 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (SONET/SDH). The AD9559 generates two completely independent output clocks that are synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9559 continuously generates a low jitter output clock even when all reference inputs have failed
主要特色
-
Operating Frequency
0.002 to 1250 MHz